

#### TWO OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN3

9DB233

# **Description**

The 9DB233 zero-delay buffer supports PCIe Gen3 requirements, while being backwards compatible to PCIe Gen2 and Gen1. The 9DB233 is driven by a differential SRC output pair from an IDT 932S421 or 932SQ420 or equivalent main clock generator. It attenuates jitter on the input clock and has a selectable PLL bandwidth to maximize performance in systems with or without Spread-Spectrum clocking. An SMBus interface allows control of the PLL bandwidth and bypass options, while 2 clock request (OE#) pins make the 9DB233 suitable for Express Card applications.

## **Recommended Application**

2 output PCIe Gen3 zero-delay/fanout buffer

## **Output Features**

• 2 - 0.7V current mode differential HCSL output pairs

#### Features/Benefits

- OE# pins; suitable for Express Card applications
- PLL or bypass mode; PLL can dejitter incoming clock
- Selectable PLL bandwidth; minimizes jitter peaking in downstream PLL's
- Spread Spectrum Compatible; tracks spreading input clock for low EMI
- SMBus Interface; allows control of PLL BW and Mode

# **Key Specifications**

- Cycle-to-cycle jitter < 50 ps
- Output-to-output skew < 50 ps
- PCIe Gen3 phase jitter < 1.0ps RMS</li>

# **Block Diagram**



# **Pin Configuration**

| PLL_BW  | 1  |          | 20 | VDDA   |
|---------|----|----------|----|--------|
| SRC_IN  | 2  |          | 19 | GNDA   |
| SRC_IN# | 3  |          | 18 | IREF   |
| vOE0#   | 4  | 33       | 17 | vOE1#  |
| VDD     | 5  | Ŋ        | 16 | VDD    |
| GND     | 6  | <u> </u> | 15 | GND    |
| DIF_0   | 7  | 0        | 14 | DIF_1  |
| DIF_0#  | 8  |          | 13 | DIF_1# |
| VDD     | 9  |          | 12 | VDD    |
| SMBDAT  | 10 |          | 11 | SMBCLK |
|         |    |          |    |        |

**Note:** Pins preceeded by 'v' have internal 120K ohm pull down resistors

### **Power Distribution Table**

| Pin I     | Number | Description                   |  |  |  |
|-----------|--------|-------------------------------|--|--|--|
| VDD       | GND    |                               |  |  |  |
| 5,9,12,16 | 6,15   | Differential Outputs          |  |  |  |
| 9         | 6      | SMBUS                         |  |  |  |
| 20        | 19     | IREF                          |  |  |  |
| 20        | 19     | Analog VDD & GND for PLL core |  |  |  |

# **Pin Descriptions**

| PIN# | PIN<br>NAME | PIN TYPE | DESCRIPTION                                                                                                                                                                                                                                                     |
|------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PLL_BW      | IN       | 3.3V input for selecting PLL Band Width                                                                                                                                                                                                                         |
| '    | FLL_DVV     | IIN      | 0 = low, 1= high                                                                                                                                                                                                                                                |
| 2    | SRC_IN      | IN       | 0.7 V Differential SRC TRUE input                                                                                                                                                                                                                               |
| 3    | SRC_IN#     | IN       | 0.7 V Differential SRC COMPLEMENTARY input                                                                                                                                                                                                                      |
| 4    | vOE0#       | IN       | Active low input for enabling DIF pair 0. This pin has an internal pull-down.  1 =disable outputs, 0 = enable outputs                                                                                                                                           |
| 5    | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                                                      |
| 6    | GND         | PWR      | Ground pin.                                                                                                                                                                                                                                                     |
| 7    | DIF_0       | OUT      | 0.7V differential true clock output                                                                                                                                                                                                                             |
| 8    | DIF_0#      | OUT      | 0.7V differential Complementary clock output                                                                                                                                                                                                                    |
| 9    | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                                                      |
| 10   | SMBDAT      | I/O      | Data pin of SMBUS circuitry, 5V tolerant                                                                                                                                                                                                                        |
| 11   | SMBCLK      | IN       | Clock pin of SMBUS circuitry, 5V tolerant                                                                                                                                                                                                                       |
| 12   | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                                                      |
| 13   | DIF_1#      | OUT      | 0.7V differential Complementary clock output                                                                                                                                                                                                                    |
| 14   | DIF_1       | OUT      | 0.7V differential true clock output                                                                                                                                                                                                                             |
| 15   | GND         | PWR      | Ground pin.                                                                                                                                                                                                                                                     |
| 16   | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                                                      |
| 17   | vOE1#       | IN       | Active low input for enabling DIF pair 1. This pin has an internal pull-down.  1 =disable outputs, 0 = enable outputs                                                                                                                                           |
| 18   | IREF        | OUT      | This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 4750hm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet. |
| 19   | GNDA        | PWR      | Ground pin for the PLL core.                                                                                                                                                                                                                                    |
| 20   | VDDA        | PWR      | 3.3V power for the PLL core.                                                                                                                                                                                                                                    |

#### Note:

Pins preceded by 'v' have internal 120K ohm pull down resistors

9DB233

# **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the 9DB233. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| PARAMETER                 | SYMBOL      | CONDITIONS                 | MIN     | TYP | MAX                   | UNITS | NOTES |
|---------------------------|-------------|----------------------------|---------|-----|-----------------------|-------|-------|
| 3.3V Core Supply Voltage  | VDDA        |                            |         |     | 4.6                   | V     | 1,2   |
| 3.3V Logic Supply Voltage | VDD         |                            |         |     | 4.6                   | V     | 1,2   |
| Input Low Voltage         | $V_{IL}$    |                            | GND-0.5 |     |                       | ٧     | 1     |
| Input High Voltage        | $V_{IH}$    | Except for SMBus interface |         |     | V <sub>DD</sub> +0.5V | V     | 1     |
| Input High Voltage        | $V_{IHSMB}$ | SMBus clock and data pins  |         |     | 5.5V                  | ٧     | 1     |
| Storage Temperature       | Ts          |                            | -65     |     | 150                   | °C    | 1     |
| Junction Temperature      | Tj          |                            |         |     | 125                   | °C    | 1     |
| Input ESD protection      | ESD prot    | Human Body Model           | 2000    |     |                       | ٧     | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

## **Electrical Characteristics-DIF\_IN Clock Input Parameters**

T<sub>AMB</sub>=T<sub>COM</sub> or T<sub>IND</sub> unless otherwise indicated, Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions

| TAMB— LCOM OF TIMD difficacy off | TAMB TOOM OF TIND unless strictwise indicates, supply voltages per normal operations, see Test Estado for Estado for |                                        |     |     |     |       |       |  |  |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|-----|-------|-------|--|--|
| PARAMETER                        | SYMBOL                                                                                                               | CONDITIONS                             | MIN | TYP | MAX | UNITS | NOTES |  |  |
| Input Crossover Voltage - DIF_IN | V <sub>CROSS</sub>                                                                                                   | Cross Over Voltage                     | 150 | 375 | 900 | mV    | 1     |  |  |
| Input Swing - DIF_IN             | V <sub>SWING</sub>                                                                                                   | Differential value                     | 300 |     |     | mV    | 1     |  |  |
| Input Slew Rate - DIF_IN         | dv/dt                                                                                                                | Measured differentially                | 1   |     | 8   | V/ns  | 1,2   |  |  |
| Input Leakage Current            | I <sub>IN</sub>                                                                                                      | $V_{IN} = V_{DD}$ , $V_{IN} = GND$     | -5  |     | 5   | uA    |       |  |  |
| Input Duty Cycle                 | d <sub>tin</sub>                                                                                                     | Measurement from differential wavefrom | 45  |     | 55  | %     | 1     |  |  |
| Input Jitter - Cycle to Cycle    | $J_{DIFIn}$                                                                                                          | Differential Measurement               | 0   |     | 125 | ps    | 1     |  |  |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

# **Electrical Characteristics-Current Consumption**

 $TA = T_{COM}$  or  $T_{IND}$ ; Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER                | SYMBOL                | CONDITIONS                                              | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------|-----------------------|---------------------------------------------------------|-----|-----|-----|-------|-------|
| Operating Supply Current | I <sub>DD3.3OP</sub>  | All outputs active @100MHz, C <sub>L</sub> = Full load; |     | 70  | 80  | mA    | 1     |
| Powerdown Current        | I <sub>DD3.3PD</sub>  | All diff pairs driven                                   |     |     | N/A | mA    | 1     |
|                          | I <sub>DD3.3PDZ</sub> | All differential pairs tri-stated                       |     |     | N/A | mA    | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Operation under these conditions is neither implied nor guaranteed.

<sup>&</sup>lt;sup>2</sup>Slew rate measured through +/-75mV window centered around differential zero

# **Electrical Characteristics-Input/Supply/Common Parameters**

 $TA = T_{COM}$  or  $T_{IND}$ ; Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER                        | SYMBOL                | CONDITIONS                                                                                                                                                                                     | MIN       | TYP    | MAX                   | UNITS  | NOTES |
|----------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------------------|--------|-------|
| Ambient Operating                | T <sub>COM</sub>      | Commmercial range                                                                                                                                                                              | 0         |        | 70                    | °C     | 1     |
| Temperature                      | T <sub>IND</sub>      | Industrial range                                                                                                                                                                               | -40       |        | 85                    | °C     | 1     |
| Input High Voltage               | V <sub>IH</sub>       | Single-ended inputs, except SMBus, low threshold and tri-level inputs                                                                                                                          | 2         |        | V <sub>DD</sub> + 0.3 | V      | 1     |
| Input Low Voltage                | $V_{IL}$              | Single-ended inputs, except SMBus, low threshold and tri-level inputs                                                                                                                          | GND - 0.3 |        | 0.8                   | ٧      | 1     |
|                                  | I <sub>IN</sub>       | Single-ended inputs, $V_{IN} = GND$ , $V_{IN} = VDD$                                                                                                                                           | -5        |        | 5                     | uA     | 1     |
| Input Current                    | I <sub>INP</sub>      | $\label{eq:single-ended} Single-ended inputs \\ V_{IN} = 0 \text{ V}; \text{ Inputs with internal pull-up resistors} \\ V_{IN} = \text{VDD}; \text{ Inputs with internal pull-down resistors}$ | -200      |        | 200                   | uA     | 1     |
| Input Frequency                  | $F_{ibyp}$            | V <sub>DD</sub> = 3.3 V, Bypass mode                                                                                                                                                           | 10        |        | 110                   | MHz    | 2     |
| input i requericy                | $F_{ipII}$            | $V_{DD} = 3.3 \text{ V}, 100\text{MHz PLL mode}$                                                                                                                                               | 33        | 100.00 | 110                   | MHz    | 2     |
| Pin Inductance                   | $L_{pin}$             |                                                                                                                                                                                                |           |        | 7                     | nΗ     | 1     |
|                                  | C <sub>IN</sub>       | Logic Inputs, except DIF_IN                                                                                                                                                                    | 1.5       |        | 5                     | pF     | 1     |
| Capacitance                      | C <sub>INDIF_IN</sub> | DIF_IN differential clock inputs                                                                                                                                                               | 1.5       |        | 2.7                   | pF     | 1,4   |
|                                  | $C_{OUT}$             | Output pin capacitance                                                                                                                                                                         |           |        | 6                     | pF     | 1     |
| Clk Stabilization                | T <sub>STAB</sub>     | From V <sub>DD</sub> Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock                                                                                          |           | 0.800  | 1.8                   | ms     | 1,2   |
| Input SS Modulation<br>Frequency | f <sub>MODIN</sub>    | Allowable Frequency<br>(Triangular Modulation)                                                                                                                                                 | 30        |        | 33                    | kHz    | 1     |
| OE# Latency                      | t <sub>LATOE#</sub>   | DIF start after OE# assertion DIF stop after OE# deassertion                                                                                                                                   | 1         |        | 3                     | cycles | 1,3   |
| Tdrive_PD#                       | t <sub>DRVPD</sub>    | DIF output enable after<br>PD# de-assertion                                                                                                                                                    |           |        | 300                   | us     | 1,3   |
| Tfall                            | t <sub>F</sub>        | Fall time of control inputs                                                                                                                                                                    |           |        | 5                     | ns     | 1,2   |
| Trise                            | $t_R$                 | Rise time of control inputs                                                                                                                                                                    |           |        | 5                     | ns     | 1,2   |
| SMBus Input Low Voltage          | $V_{ILSMB}$           |                                                                                                                                                                                                |           |        | 0.8                   | V      | 1     |
| SMBus Input High Voltage         | $V_{IHSMB}$           |                                                                                                                                                                                                | 2.1       |        | $V_{\text{DDSMB}}$    | V      | 1     |
| SMBus Output Low Voltage         | $V_{OLSMB}$           | @ I <sub>PULLUP</sub>                                                                                                                                                                          |           |        | 0.4                   | V      | 1     |
| SMBus Sink Current               | I <sub>PULLUP</sub>   | @ V <sub>OL</sub>                                                                                                                                                                              | 4         |        |                       | mA     | 1     |
| Nominal Bus Voltage              | $V_{\rm DDSMB}$       | 3V to 5V +/- 10%                                                                                                                                                                               | 2.7       |        | 5.5                   | V      | 1     |
| SCLK/SDATA Rise Time             | t <sub>RSMB</sub>     | (Max VIL - 0.15) to (Min VIH + 0.15)                                                                                                                                                           |           |        | 1000                  | ns     | 1     |
| SCLK/SDATA Fall Time             | t <sub>FSMB</sub>     | (Min VIH + 0.15) to (Max VIL - 0.15)                                                                                                                                                           |           |        | 300                   | ns     | 1     |
| SMBus Operating<br>Frequency     | f <sub>MAXSMB</sub>   | Maximum SMBus operating frequency                                                                                                                                                              |           |        | 100                   | kHz    | 1,5   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>Control input must be monotonic from 20% to 80% of input swing.

 $<sup>^3</sup>$ Time from deassertion until outputs are >200 mV

<sup>&</sup>lt;sup>4</sup>DIF\_IN input

<sup>&</sup>lt;sup>5</sup>The differential input clock must be running for the SMBus to be active

# **Electrical Characteristics-DIF 0.7V Current Mode Differential Outputs**

 $T_A = T_{COM}$  or  $T_{IND}$ ; Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER              | SYMBOL     | CONDITIONS                                                                              | MIN  | TYP  | MAX  | UNITS  | NOTES   |
|------------------------|------------|-----------------------------------------------------------------------------------------|------|------|------|--------|---------|
| Slew rate              | Trf        | Scope averaging on                                                                      | 0.6  | 2    | 4    | V/ns   | 1, 2, 3 |
| Slew rate matching     | ΔTrf       | Slew rate matching, Scope averaging on                                                  |      | 4.2  | 20   | %      | 1, 2, 4 |
| Voltage High           | VHigh      | Statistical measurement on single-ended signal using oscilloscope math function. (Scope | 660  | 791  | 850  | mV     | 1       |
| Voltage Low            | VLow       | averaging on)                                                                           | -150 | 13   | 150  | ] '''V | 1       |
| Max Voltage            | Vmax       | Measurement on single ended signal using                                                |      | 801  | 1150 | mV     | 1       |
| Min Voltage            | Vmin       | absolute value. (Scope averaging off)                                                   | -300 | 5    |      | IIIV   | 1       |
| Vswing                 | Vswing     | Scope averaging off                                                                     | 300  | 1557 |      | mV     | 1, 2    |
| Crossing Voltage (abs) | Vcross_abs | Scope averaging off                                                                     | 250  | 367  | 550  | mV     | 1, 5    |
| Crossing Voltage (var) | Δ-Vcross   | Scope averaging off                                                                     |      | 46   | 140  | mV     | 1, 6    |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. IREF = VDD/(3xR<sub>R</sub>). For R<sub>R</sub> = 475Ω (1%), I<sub>REF</sub> = 2.32mA. I<sub>OH</sub> = 6 x I<sub>REF</sub> and V<sub>OH</sub> = 0.7V @  $Z_O$ =50Ω (100Ω differential impedance).

# Electrical Characteristics-Output Duty Cycle, Jitter, Skew and PLL Characteristics

 $TA = T_{COM}$  or  $T_{IND}$ ; Supply Voltage VDD = 3.3 V +/-5%

| THE TOOM OF THE TOTAL  |                       |                                              |      |      |      |       |       |
|------------------------|-----------------------|----------------------------------------------|------|------|------|-------|-------|
| PARAMETER              | SYMBOL                | CONDITIONS                                   | MIN  | TYP  | MAX  | UNITS | NOTES |
| PLL Bandwidth          | BW                    | -3dB point in High BW Mode                   | 2    | 2.2  | 4    | MHz   | 1     |
| PLL Balluwidill        | DVV                   | -3dB point in Low BW Mode                    | 0.4  | 0.5  | 1    | MHz   | 1     |
| PLL Jitter Peaking     | t <sub>JPEAK</sub>    | Peak Pass band Gain                          |      | 0.6  | 1.5  | dB    | 1     |
| Duty Cycle             | t <sub>DC</sub>       | Measured differentially, PLL Mode            | 45   | 48   | 55   | %     | 1     |
| Duty Cycle Distortion  | t <sub>DCD</sub>      | Measured differentially, Bypass Mode @100MHz | -2   | 0.4  | 2    | %     | 1,4   |
| Cleave Input to Output | t <sub>pdBYP</sub>    | Bypass Mode, V <sub>T</sub> = 50%            | 2500 | 3660 | 4500 | ps    | 1     |
| Skew, Input to Output  | t <sub>pdPLL</sub>    | Hi BW PLL Mode V <sub>T</sub> = 50%          | -50  | 136  | 350  | ps    | 1     |
| Skew, Output to Output | t <sub>sk3</sub>      | V <sub>T</sub> = 50%                         |      | 16   | 50   | ps    | 1     |
| Jitter, Cycle to cycle | +.                    | PLL mode                                     |      | 29   | 50   | ps    | 1,3   |
| Sitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | Additive Jitter in Bypass Mode               |      | 0.2  | 50   | ps    | 1,3   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Measured from differential waveform

<sup>&</sup>lt;sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

<sup>&</sup>lt;sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations.

<sup>&</sup>lt;sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

<sup>&</sup>lt;sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of V\_cross\_min/max (V\_cross absolute) allowed. The intent is to limit Vcross induced modulation by setting V\_cross\_delta to be smaller than V\_cross absolute.

 $<sup>^{2}</sup>$  I<sub>REF</sub> = V<sub>DD</sub>/(3xR<sub>R</sub>). For R<sub>R</sub> = 475 $\Omega$  (1%), I<sub>REF</sub> = 2.32mA. I<sub>OH</sub> = 6 x I<sub>REF</sub> and V<sub>OH</sub> = 0.7V @ Z<sub>O</sub>=50 $\Omega$ .

<sup>&</sup>lt;sup>3</sup> Measured from differential waveform

<sup>&</sup>lt;sup>4</sup> Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode.

# **Electrical Characteristics-PCle Phase Jitter Parameters**

 $TA = T_{COM}$  or  $T_{IND}$ ; Supply Voltage VDD = 3.3 V +/-5%

| OOM IND, 11 7          |                        |                                                      |     |     |     |             |       |
|------------------------|------------------------|------------------------------------------------------|-----|-----|-----|-------------|-------|
| PARAMETER              | SYMBOL                 | CONDITIONS                                           | MIN | TYP | MAX | UNITS       | Notes |
|                        | t <sub>iphPCleG1</sub> | PCIe Gen 1                                           |     | 34  | 86  | ps (p-p)    | 1,2,3 |
|                        |                        | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz             |     | 1   | 3   | ps<br>(rms) | 1,2   |
| Phase Jitter, PLL Mode | T <sub>jphPCleG2</sub> | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz) |     | 2   | 3.1 | ps<br>(rms) | 1,2   |
|                        | t <sub>jphPCleG3</sub> | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz)        |     | 1   | 1   | ps<br>(rms) | 1,2,4 |
|                        | t <sub>iphPCleG1</sub> | PCIe Gen 1                                           |     | 2   | 5   | ps (p-p)    | 1,2,3 |
| Additive Phase Jitter, | +                      | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz             |     | 0.2 | 0.3 | ps<br>(rms) | 1,2   |
| Bypass Mode            | T <sub>jphPCleG2</sub> | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz) |     | 0.1 | 0.2 | ps<br>(rms) | 1,2   |
|                        | t <sub>jphPCleG3</sub> | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz)        |     | 0.1 | 0.2 | ps<br>(rms) | 1,2,4 |

<sup>&</sup>lt;sup>1</sup> Applies to all outputs.

9DB233

7

<sup>&</sup>lt;sup>2</sup> See http://www.pcisig.com for complete specs

<sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.

<sup>&</sup>lt;sup>4</sup> Subject to final ratification by PCI SIG.

| SRC Reference Clock                             |                    |      |        |
|-------------------------------------------------|--------------------|------|--------|
| Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure |
| L1 length, route as non-coupled 50ohm trace     | 0.5 max            | inch | 1      |
| L2 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |
| L3 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |
| Rs                                              | 33                 | ohm  | 1      |
| Rt                                              | 49.9               | ohm  | 1      |

| Down Device Differential Routing                                 |                     |      |   |
|------------------------------------------------------------------|---------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max     | inch | 1 |
| L4 length, route as coupled stripline 100ohm differential trace  | 1.8 min to 14.4 max | inch | 1 |

| Differential Routing to PCI Express Connector                    |                       |      |   |
|------------------------------------------------------------------|-----------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 0.25 to 14 max        | inch | 2 |
| L4 length, route as coupled stripline 100ohm differential trace  | 0.225 min to 12.6 max | inch | 2 |





8

|                                 | Alternative Termination for LVDS and other Common Differential Signals (figure 3) |      |    |      |      |     |                                |  |  |  |
|---------------------------------|-----------------------------------------------------------------------------------|------|----|------|------|-----|--------------------------------|--|--|--|
| Vdiff Vp-p Vcm R1 R2 R3 R4 Note |                                                                                   |      |    |      |      |     | Note                           |  |  |  |
| 0.45v                           | 0.22v                                                                             | 1.08 | 33 | 150  | 100  | 100 |                                |  |  |  |
| 0.58                            | 0.28                                                                              | 0.6  | 33 | 78.7 | 137  | 100 |                                |  |  |  |
| 0.80                            | 0.40                                                                              | 0.6  | 33 | 78.7 | none | 100 | ICS874003i-02 input compatible |  |  |  |
| 0.60                            | 0.3                                                                               | 1.2  | 33 | 174  | 140  | 100 | Standard LVDS                  |  |  |  |

R1a = R1b = R1 R2a = R2b = R2



| Cable Connected AC Coupled Application (figure 4) |             |      |  |  |  |  |  |  |
|---------------------------------------------------|-------------|------|--|--|--|--|--|--|
| Component                                         | Value       | Note |  |  |  |  |  |  |
| R5a, R5b                                          | 8.2K 5%     |      |  |  |  |  |  |  |
| R6a, R6b                                          | 1K 5%       |      |  |  |  |  |  |  |
| Cc                                                | 0.1 μF      |      |  |  |  |  |  |  |
| Vcm                                               | 0.350 volts |      |  |  |  |  |  |  |



#### General SMBus Serial Interface Information for 9DB233

#### **How to Write**

- · Controller (host) sends a start bit
- Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) sends the byte count = X
- IDT clock will acknowledge
- Controller (host) starts sending Byte N through Byte N+X-1
- IDT clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

|           | Index Block Write Operation |        |                      |  |  |  |  |  |  |  |
|-----------|-----------------------------|--------|----------------------|--|--|--|--|--|--|--|
| Controll  | er (Host)                   |        | IDT (Slave/Receiver) |  |  |  |  |  |  |  |
| Т         | starT bit                   |        |                      |  |  |  |  |  |  |  |
| Slave A   | Address                     |        |                      |  |  |  |  |  |  |  |
| WR        | WRite                       |        |                      |  |  |  |  |  |  |  |
|           |                             |        | ACK                  |  |  |  |  |  |  |  |
| Beginning | Byte = N                    |        |                      |  |  |  |  |  |  |  |
|           |                             |        | ACK                  |  |  |  |  |  |  |  |
| Data Byte | Count = X                   |        |                      |  |  |  |  |  |  |  |
|           |                             |        | ACK                  |  |  |  |  |  |  |  |
| Beginnin  | g Byte N                    |        |                      |  |  |  |  |  |  |  |
|           |                             |        | ACK                  |  |  |  |  |  |  |  |
| 0         |                             | ×      |                      |  |  |  |  |  |  |  |
| 0         |                             | X Byte | 0                    |  |  |  |  |  |  |  |
| 0         |                             | ė      | 0                    |  |  |  |  |  |  |  |
|           |                             |        | 0                    |  |  |  |  |  |  |  |
| Byte N    | Byte N + X - 1              |        |                      |  |  |  |  |  |  |  |
|           |                             |        | ACK                  |  |  |  |  |  |  |  |
| Р         | stoP bit                    |        |                      |  |  |  |  |  |  |  |

| Read Address      | Write Address     |
|-------------------|-------------------|
| D5 <sub>(H)</sub> | D4 <sub>(H)</sub> |

#### **How to Read**

- Controller (host) will send a start bit
- Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) will send a separate start bit
- Controller (host) sends the read address
- IDT clock will acknowledge
- IDT clock will send the data byte count = X
- IDT clock sends Byte N+X-1
- IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8)
- Controller (host) will need to acknowledge each byte
- · Controller (host) will send a not acknowledge bit
- · Controller (host) will send a stop bit

|      | Index Block F   | Read O | peration             |
|------|-----------------|--------|----------------------|
| Cor  | ntroller (Host) |        | IDT (Slave/Receiver) |
| Т    | T starT bit     |        |                      |
| SI   | Slave Address   |        |                      |
| WR   | WRite           |        |                      |
|      |                 |        | ACK                  |
| Begi | nning Byte = N  |        |                      |
|      |                 |        | ACK                  |
| RT   | Repeat starT    |        |                      |
| SI   | ave Address     |        |                      |
| RD   | ReaD            |        |                      |
|      |                 |        | ACK                  |
|      |                 |        |                      |
|      |                 |        | Data Byte Count=X    |
|      | ACK             |        |                      |
|      |                 |        | Beginning Byte N     |
|      | ACK             |        |                      |
|      |                 | ę      | 0                    |
|      | 0               | X Byte | 0                    |
|      | 0               | ×      | 0                    |
|      | 0               |        |                      |
|      |                 |        | Byte N + X - 1       |
| N    | Not acknowledge |        |                      |
| Р    | stoP bit        |        |                      |

SMBus Table: Device Control Register, READ/WRITE ADDRESS (D5/D4)

| Byte  | 0 Pin # | Name           | <b>Control Function</b>                     | Туре | 0                                                    | 1                                                | Default |
|-------|---------|----------------|---------------------------------------------|------|------------------------------------------------------|--------------------------------------------------|---------|
| Bit 7 | -       | SW_EN          | Enables SMBus<br>Control of bite 1<br>and 0 | RW   | PLL Functions<br>controlled by<br>SMBus<br>registers | PLL<br>Functions<br>controlled by<br>device pins | 1       |
| Bit 6 | •       | RESE           | RESERVED                                    |      |                                                      |                                                  | Χ       |
| Bit 5 | ı       | RESE           | ERVED                                       | RW   | -                                                    |                                                  | Χ       |
| Bit 4 | 1       | RESE           | ERVED                                       | RW   | -                                                    |                                                  | Χ       |
| Bit 3 | ı       | RESE           | ERVED                                       | RW   |                                                      |                                                  | Χ       |
| Bit 2 | -       | RESE           | ERVED                                       | RW   |                                                      |                                                  | Χ       |
| Bit 1 | -       | PLL BW #adjust | Selects PLL<br>Bandwidth                    | RW   | Low BW                                               | High BW                                          | 1       |
| Bit 0 | -       | PLL Enable     | Bypasses PLL for board test                 | RW   | PLL bypassed (fan out mode)                          | PLL enabled (ZDB mode)                           | 1       |

**SMBus Table: Output Enable Register** 

| Byte  |   | Pin # | Name     | me Control Function Type 0 1 I |    | Default |   |   |
|-------|---|-------|----------|--------------------------------|----|---------|---|---|
| Bit 7 | - |       | RESE     | ERVED                          | RW |         | - | Х |
| Bit 6 | - |       | RESE     | ERVED                          | RW | -       |   | Х |
| Bit 5 | - |       | RESE     | RESERVED                       |    | -       |   | Х |
| Bit 4 | - |       | RESE     | RESERVED                       |    |         | - | Х |
| Bit 3 | - |       | RESE     | RVED                           | RW |         |   | Х |
| Bit 2 | - |       | RESE     | ERVED                          | RW |         | - | Х |
| Bit 1 | - |       | RESERVED |                                | RW |         |   | X |
| Bit 0 | - |       | RESE     | RVED                           | RW |         |   | Х |

**SMBus Table: Function Select Register** 

| Byte  | 2   | Pin #   | Name     | <b>Control Function</b> | Type | 0 | 1 | Default |
|-------|-----|---------|----------|-------------------------|------|---|---|---------|
| Bit 7 | RES |         | RESE     | RVED                    | RW   |   |   | X       |
| Bit 6 |     | RESERVE |          | RVED                    | RW   |   |   | Χ       |
| Bit 5 |     | -       | RESE     | RVED                    | RW   |   |   | Χ       |
| Bit 4 |     | -       | RESE     | RESERVED                |      |   |   | X       |
| Bit 3 |     | -       | RESE     | RVED                    | RW   |   |   | Χ       |
| Bit 2 |     | -       | RESE     | RVED                    | RW   |   |   | X       |
| Bit 1 |     | -       | RESERVED |                         | RW   |   |   | Χ       |
| Bit 0 |     | -       | RESE     | ERVED                   | RW   |   | - | X       |

SMBus Table: Vendor & Revision ID Register

| Byte  | Byte 3 Pin # |  | Name | <b>Control Function</b> | Type | 0 | 1 | Default |
|-------|--------------|--|------|-------------------------|------|---|---|---------|
| Bit 7 | -            |  | RID3 | REVISION ID             | R    | - | - | 0       |
| Bit 6 | -            |  | RID2 |                         | R    | - | ī | 0       |
| Bit 5 | -            |  | RID1 | HE VISION ID            | R    | - | - | 0       |
| Bit 4 | -            |  | RID0 |                         | R    | - | - | 1       |
| Bit 3 | -            |  | VID3 |                         | R    | - | = | 0       |
| Bit 2 | -            |  | VID2 | VENDOBID                | R    | - | - | 0       |
| Bit 1 | -            |  | VID1 | VENDOR ID               | R    | - | - | 0       |
| Bit 0 | _            |  | VID0 |                         | R    | - | - | 1       |

### **SMBus Table: DEVICE ID**

| Byte  | 4 | Pin # | Name | <b>Control Function</b> | Туре | 0 | 1 | Default |
|-------|---|-------|------|-------------------------|------|---|---|---------|
| Bit 7 | - |       |      |                         | R    |   | - | 0       |
| Bit 6 | - |       |      |                         | R    |   | - | 0       |
| Bit 5 | - |       |      |                         | R    |   | - | 0       |
| Bit 4 | - |       | Dev  | Device ID               |      |   | - |         |
| Bit 3 | - |       | = 06 | 6 Hex                   | R    |   | - | 0       |
| Bit 2 | - |       |      |                         | R    |   | - | 1       |
| Bit 1 | - |       |      |                         | R    |   | - | 1       |
| Bit 0 | - |       |      |                         | R    |   | - | 0       |

**SMBus Table: Byte Count Register** 

| Byte  | 5 Pin | Name | Control<br>Function | Туре | 0 | 1 | Default |
|-------|-------|------|---------------------|------|---|---|---------|
| Bit 7 | -     | BC7  |                     | RW   | - | - | 0       |
| Bit 6 | -     | BC6  | Writing to this     | RW   | - | - | 0       |
| Bit 5 | -     | BC5  | register will       | RW   | - | - | 0       |
| Bit 4 | -     | BC4  | configure how       | RW   | - | - | 0       |
| Bit 3 | -     | BC3  | many bytes will be  | RW   | - | - | 0       |
| Bit 2 | -     | BC2  | read back, default  | RW   | - | - | 1       |
| Bit 1 | -     | BC1  | is $06 = 6$ bytes.  | RW   | - | - | 1       |
| Bit 0 | -     | BC0  |                     | RW   | - | - | 0       |

# **Marking Diagrams**

## 20-pin SSOP





# 20-pin TSSOP





#### Notes:

- 1. "LOT" is the lot number.
- 2. "YYWW" is the last two digits of the year and week that the part was assembled.
- 3. "L" or "LF" denotes RoHS compliant package.
- 4. "I" denotes industrial temperature.
- 5. Bottom marking: country of origin if not USA.

# Package Outline and Package Dimensions (20-pin SSOP, 150 Mil. Wide Body)



|        | Millimeters |      | Inches     |       |
|--------|-------------|------|------------|-------|
| Symbol | Min         | Max  | Min        | Max   |
| Α      | 1.35        | 1.75 | 0.053      | 0.069 |
| A1     | 0.10        | 0.25 | 0.004      | 0.010 |
| A2     |             | 1.50 |            | 0.059 |
| b      | 0.20        | 0.30 | 0.008      | 0.012 |
| С      | 0.18        | 0.25 | 0.007      | 0.010 |
| D      | 8.55        | 8.75 | 0.337      | 0.344 |
| Е      | 5.80        | 6.20 | 0.228      | 0.244 |
| E1     | 3.80        | 4.00 | 0.150      | 0.157 |
| е      | .635 Basic  |      | .025 Basic |       |
| L      | 0.40        | 1.27 | 0.016      | 0.050 |
| α      | 0°          | 8°   | 0°         | 8°    |
| aaa    |             | 0.10 |            | 0.004 |



9DB233

## Package Outline and Package Dimensions (20-pin TSSOP, 4.4mm Narrow Body)



# **Ordering Information**

| Part / Order Number   Shipping Packaging |               | Package      | Temperature  |  |
|------------------------------------------|---------------|--------------|--------------|--|
| 9DB233AFLF                               | Tubes         | 20-pin SSOP  | 0 to +70°C   |  |
| 9DB233AFLFT                              | Tape and Reel | 20-pin SSOP  | 0 to +70°C   |  |
| 9DB233AFILF                              | Tubes         | 20-pin SSOP  | -40 to +85°C |  |
| 9DB233AFILFT                             | Tape and Reel | 20-pin SSOP  | -40 to +85°C |  |
| 9DB233AGLF                               | Tubes         | 20-pin TSSOP | 0 to +70°C   |  |
| 9DB233AGLFT                              | Tape and Reel | 20-pin TSSOP | 0 to +70°C   |  |
| 9DB233AGILF                              | Tubes         | 20-pin TSSOP | -40 to +85°C |  |
| 9DB233AGILFT                             | Tape and Reel | 20-pin TSSOP | -40 to +85°C |  |

<sup>&</sup>quot;LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

<sup>&</sup>quot;A" is the device revision designator (will not correlate with the datasheet revision).

# **Revision History**

| Rev. | Who | Issue Date | Description                                                                                                                         | Page #  |
|------|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| Α    | RDW | 6/30/2010  | Released to final                                                                                                                   |         |
| В    | RDW | 7/12/2010  | Changed PWD to Default in SMBus tables.                                                                                             | 10,11   |
| С    | RDW | 4/14/2011  | Changed pull down indicator from '**' to ' v '.                                                                                     |         |
| D    | RDW | 4/9/2012   | 1. Updated typical electrical characteristics to reflect improved performance                                                       | 3-6     |
| Е    | RDW | 2/19/2014  | <ol> <li>Corrected typo for Read/Write address from D4/D5 to D5/D4 respectively.</li> <li>Added device marking diagrams.</li> </ol> | Various |
| F    | RDW | 10/20/2016 | Updated input clock electrical table to latest format. No change to form, fit or function of the device                             | 4       |

### 9DB233

TWO OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN3

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.