CUSTOMER NOTIFICATION

SUD-DT-04-0192 (1/15)

April 13, 2004

Koji Nishibayashi, Senior System Integrator Microcomputer Group 2nd Solutions Division Solutions Operations Unit NEC Electronics Corporation

CP(K), O

# IE-703107-MC-EM1 (Control Code: A, B, C, D, E)

# **Operating Precautions**

# Be sure to read this document before using the product.

| 1. Product Version                          | 2  |
|---------------------------------------------|----|
| 2. Device Files                             | 2  |
| 3. Product History                          | 3  |
| 4. Details of Bugs and Added Specifications | 4  |
| 5. Cautions                                 | 12 |
| 6. IE-V850E-MC-A Dependent Restrictions     | 13 |
| 7. Revision History                         | 15 |

# Notes on Using IE-703107-MC-EM1

# 1. Product Version

Product name: IE-703107-MC-EM1

| Control Code | Peripheral Chip      | Board Version | Remark |
|--------------|----------------------|---------------|--------|
| А            | μPD70F3107GJ ES1.0   | 1.00          |        |
| В            | μPD70F3107GJ ES2.0   | 1.01          |        |
| С            | μPD70F3107AGJ rank P | 1.02          |        |
| D            | μPD70F3107AGJ rank P | 1.12          |        |
| E            | μPD70F3107AGJ rank P | 1.33          |        |

**Note 1.** The control code is indicated by the second character from the left in the 10-character manufacturing code beginning with E (if the product has not been upgraded).

- **2.** The rank of the  $\mu$ PD70F3107AGJ is indicated by the fifth character from the left in the manufacturing code marked on the peripheral chip.
- **3.** The board version is indicated by Ver.X.XX following the manufacturing code of the IE-703107-MC-EM1 (if the product has been upgraded).

## 2. Device Files

The version of the device file to be used depends on the control code for the IE-V850E-MC-A.

| IE-V850-MC-A Control Code                 | Device File Version<br>(µSxxxxDF703107) | Remark                        |
|-------------------------------------------|-----------------------------------------|-------------------------------|
| B, C (CPU EVA chip: ES2.0)                | V1.10                                   | Can be downloaded from the    |
| D or later (CPU EVA chip: ES3.0 or later) | V1.20                                   | NEC Electronics website Note. |

Note http://www.necel.com/micro/index\_e.html

## 3. Product History

| NI  | Destrictions                                                                 |                                                        | Control Code |              |              |              |  |
|-----|------------------------------------------------------------------------------|--------------------------------------------------------|--------------|--------------|--------------|--------------|--|
| NO. | Restrictions                                                                 |                                                        | В            | С            | D            | Е            |  |
| 1   | Restriction on operating frequency                                           | ×                                                      |              |              | $\checkmark$ | $\checkmark$ |  |
| 2   | Restriction on clock direct mode                                             | ×                                                      |              |              | $\checkmark$ | $\checkmark$ |  |
| 3   | Restriction on A/D converter                                                 | ×                                                      | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| 4   | Restriction on pin status for single-chip mode 1 and ROMless                 | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ |              |              | $\checkmark$ |              |  |
|     | modes 0 and 1                                                                |                                                        |              |              |              |              |  |
| 5   | Restrictions on IORD and IOWR signals                                        | Note 1                                                 |              |              |              |              |  |
| 6   | Restrictions on SFR                                                          |                                                        |              | Note 1       |              |              |  |
| 7   | Restriction in which DMA is started with an interrupt by the                 | Note 2                                                 |              |              |              |              |  |
|     | integrated peripheral I/O                                                    |                                                        | 1            | 1            | 1            | 1            |  |
| 8   | Restriction on DTOC register read access                                     | ×                                                      | ×            |              |              |              |  |
| 9   | Restriction on data setup on read access of SDRAM                            |                                                        |              | Note 2       |              |              |  |
| 10  | Restriction on external interrupt                                            | ×                                                      | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| 11  | Restriction on UART                                                          | ×                                                      | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| 12  | Bug related to illegal write access to interrupt control registers<br>Note 3 | ×                                                      | ×            | ×            | $\checkmark$ | $\checkmark$ |  |
| 13  | Restriction on A/D converter                                                 | Permanent restriction                                  |              |              |              |              |  |
| 14  | Bug in HLDAK signal output                                                   | ×                                                      | ×            | ×            | ×            | $\checkmark$ |  |

 $\sqrt{\cdot}$  Already solved

 $\times$ : Corresponding restriction exists

Notes 1. This restriction applies when using the IE-V850E-MC-A.

This restriction is not applicable to versions with control code D or later.

- This restriction applies when using the IE-V850E-MC-A.
  This restriction is not applicable to versions with control code F or later.
- **3.** This bug has been corrected only in the combination of the IE-V850E-MC-A with control code G or later and IE-703107-MC-EM1 with control code D or later.

# 4. Details of Bugs and Added Specifications

No.1 Restriction on operating frequency

[Description]

Maximum operating frequency is 40 MHz

[Workaround]

There is no workaround.

The IE-703107-MC-EM1 with control code B has been corrected so that it can operate at 50 MHz.

No.2 Restriction on clock direct mode

[Description]

The emulator operates at 1/1 of the input clock when direct mode is selected for clock operation mode.

[Workaround]

There is no workaround.

This restriction has been corrected in the IE-703107-MC-EM1 with control code B or later.

No.3 Restriction on A/D converter

[Description]

A/D conversion may not start even if the A/D conversion operation enable bit (CE bit) of the A/D converter mode register 0 (ADM0) is set to 1.

[Workaround]

Set the ADM0 register two times consecutively.

This restriction has been corrected in the IE-703107-MC-EM1 with control code B or later.

No.4 Restriction on pin status for single-chip mode 1 and ROMless modes 0 and 1

[Description]

When reset is performed in single-chip mode 1 or ROMless mode 0 or 1, the prescribed pins will output a specific level without going into a high impedance state. (See the following table.)

## [Workaround]

There is no workaround.

This restriction has been corrected in the IE-703107-MC-EM1 with control code B or later.

| Operating Status          | Current Status                                   | After Change                                     |
|---------------------------|--------------------------------------------------|--------------------------------------------------|
| Pin                       | Reset (Single-Chip Mode 1,<br>ROMless Mode 0, 1) | Reset (Single-Chip Mode 1,<br>ROMless Mode 0, 1) |
| A0 to A15 (PAL0 to PAL15) | L                                                | Hi-Z                                             |
| A16 to A25 (PAH0 to PAH9) | L                                                | Hi-Z                                             |
| D0 to D15 (PDL0 to PDL15) | L                                                | Hi-Z                                             |
| CS0 to CS7 (PCS0 to PCS7) | Н                                                | Hi-Z                                             |
| RAS1, RAS3, RAS4, RAS6    | _                                                | -                                                |
| (PCS1, PCS3, PCS4, PCS6)  |                                                  |                                                  |
| IOWR (PCS2)               | _                                                | _                                                |
| IORD (PCS5)               | _                                                | _                                                |
| LWR, UWR (PCT0, PCT1)     | Н                                                | Hi-Z                                             |
| LCAS, UCAS (PCT0, PCT1)   | _                                                | _                                                |
| LDQM, UDQM (PCT0, PCT1)   | _                                                | _                                                |
| RD (PCT4)                 | Н                                                | Hi-Z                                             |
| WE (PCT5)                 | Н                                                | Hi-Z                                             |
| OE (PCT6)                 | Н                                                | Hi-Z                                             |
| BCYST (PCT7)              | Н                                                | Hi-Z                                             |
| WAIT (PCM0)               | Н                                                | Hi-Z                                             |
| CLKOUT (PCM1)             | Operates                                         | Operates                                         |
| BUSCLK (PCM1)             |                                                  | _                                                |
| HLDAK (PCM2)              | Н                                                | Hi-Z                                             |
| HLDRQ (PCM3)              | _                                                | Hi-Z                                             |
| REFRQ (PCM4)              | Н                                                | Hi-Z                                             |
| SELFREF (PCM5)            | _                                                | Hi-Z                                             |
| SDCKE (PCD0)              | L                                                | Hi-Z                                             |
| SDCLK (PCD1)              | Operates                                         | Hi-Z                                             |
| SDCAS (PCD2)              | _                                                | _                                                |
| LBE (PCD2)                | Н                                                | Hi-Z                                             |
| SDRAS (PCD3)              |                                                  |                                                  |
| UBE (PCD3)                | Н                                                | Hi-Z                                             |
| DMAAK0 to DMAAK3          | Н                                                | Hi-Z                                             |
| (PBD0 to PBD3)            |                                                  |                                                  |

**Remark** Hi-z: High impedance

H: High-level output

L: Low-level output

-: Input non-sampling

No.5 Restrictions on IORD and IOWR signals [Description]

- (a) IORD and IOWR pin assignment is reversed.
  - V850E/MA1 (device) pin assignment 102-pin: PCS5/\_CS5/\_IORD 105-pin: PCS2/\_CS2/\_IOWR
  - Emulator pin assignment
    - 102-pin: PCS5/\_CS5/\_IOWR
    - 105-pin: PCS2/\_CS2/\_IORD
- (b) Ordinarily, IORD and IOWR signals become active during a read/write cycle and DMA flyby transfer, but in this case they become active only during DMA flyby transfer.

## [Workaround]

(a) Reverse IORD and IOWR in the target system.

(b) There is no workaround.

Both (a) and (b) apply when using the IE-V850E-MC-A, and have been corrected in the IE-V850E-MC-A with control code D or later.

## No.6 Restrictions on SFR

[Description]

- (a) Although bits 2 and 3 of the PMCT register are supposed to be fixed, they can be rewritten to 0.
- (b) Although bits 2 and 3 of the PMCCT register are supposed to be fixed, they can be rewritten to 1.
- (c) The initial value of the PMCCT register when started in ROMless mode is 00h instead of F3h. (Start in port mode, not control mode.)
- (d) Port DL is always started in control mode immediately after starting the emulator.

[Workaround]

- (a) There is no workaround. This restriction applies when using the IE-V850E-MC-A. Please regard it as a permanent restriction.
- (b) There is no workaround. This restriction applies when using the IE-V850E-MC-A. Please regard it as a permanent restriction.
- (c) Write any bit to 1 if you want to use in control mode when starting in ROMless mode. This restriction is not applicable to the IE-V850E-MC-A with control code D or later.
- (d) It is possible to change to port mode by writing 0 immediately after starting the ICE. This restriction applies when using the IE-V850E-MC-A, and has been corrected in the IE-V850E-MC-A with control code D or later.

No.7 Restriction in which DMA is started with an interrupt by the integrated peripheral I/O

[Description]

A DMA request is retained if an interrupt set to trigger the start of DMA transfer is generated while DMA transfer is prohibited (including abortion by NMI or forced termination by software) when DMA transfer is started by an interrupt from the integrated peripheral I/O. The retained request, however, cannot be cleared. As a result, there is a possibility that an interrupt set to trigger the start of DMA transfer will be generated while DMA transfer is prohibited. If you do not want to start DMA transfer with this interrupt at the stage where DMA transfer is enabled, execute the instructions on the Attachment. In particular, please bear this in mind for cases where one DMA channel is used with multiple applications (start factor is changed while in progress, etc.), DMA transfer is terminated in progress, or forcibly terminated.

# [Workaround]

Take the following procedure.

- (1) Set the DMA trigger factor register (DTFRn) to 00H to prohibit a DMA request from the integrated peripheral I/O.
- (2) To perform dummy DMA transfer, set the DMA source address register (DSAn) and the DMA destination address register (DDAn) to a region that does not influence the system.
- (3) Set the DMA transfer count register (DBCn) to 0000H.
- (4) Set the Enn bit and the STGn bit of the DMA channel control register (DCHCn) to 1, and perform dummy DMA transfer with the software trigger. When doing this, make sure that the MLEn bit of the same register is cleared to 0. This will ensure that dummy DMA transfer is generated along with a DMA transfer completion interrupt (INTDMAn), and the Enn bit will automatically clear to 0.
  - Note 1: If you do not want to generate a DMA transfer completion interrupt through dummy DMA transfer, set the DMANKn bit of the interrupt control register (DMAICn) to 1 before generating dummy DMA transfer to mask the interrupt.
  - Note 2: If DMA transfer is reset by a DMA request from the integrated peripheral I/O after a DMA request is cleared, first set the DSAn, DDAn, and DBCn registers, then set the DTFRn register and the Enn bit of the DCHCn register (n = 0 to 3).

This restriction applies when using the IE-V850E-MC-A, and has been corrected in the IE-V850E-MC-A with control code F or later.

No.8 Restriction on DTOC register read access

# [Description]

Both read and write access should be possible on the DTOC register, however now only write access is possible.

# [Workaround]

Treat the register as a read-only register.

This restriction has been corrected in the IE-703107-MC-EM1 with control code C or later.

No.9 Restriction on data setup on read access of SDRAM

#### [Description]

A minimum data input setup time (tsdrmk) of 10ns is required for the rise of SDCLK when reading SDRAM. (The specification for this chip is 8 ns.)

#### [Workaround]

Ensure a data input setup time (tsDRMK) of 10 ns. Take particular care when using the emulator at 50 MHz.

This restriction applies when using the IE-V850E-MC-A, and has been corrected in the IE-V850E-MC-A with control code F or later.

Following the removal of this restriction, the minimum value of the data input setting time (tsdrmk) is 8 ns.

No.10 Restriction on external interrupt

#### [Description]

The INTPn0 pin cannot be used as an external interrupt pin.

## [Workaround]

Set the CEn bit of timer control register Cn0 (TMCCn0) and start timer C.

This restriction has been corrected in the IE-703107-MC-EM1 with control code B or later.

# No.11 Restriction on UART

#### [Description]

When the CAEn bit of asynchronous serial interface mode register n (ASIMn) is 0, a low level is output from the TXDn pin. As a result, the transmission destination side will malfunction at UART activation.

# [Workaround]

Set the port pin that has an alternate function with the TXDn pin to output port mode and output a high level from that pin. Then, set the CAEn bit to 1 and set the port to the control mode (TXDn pin). This restriction has been corrected in the IE-703107-MC-EM1 with control code B or later.

No.12 Bug related to illegal write access to interrupt control registers

#### [Description]

When a write access is performed to an interrupt control register (FFFF110H to FFFF170H) or interrupt mask register (FFFF100H to FFFF107H), the written value may be incorrect.

The occurrence of this bug depends on the combination of the IE-V850E-MC-A and IE-703107-MC-EM1.

#### [Workaround]

A tool to check whether this bug applies or not is available. See the PDF file included with the check tool for how to use the check tool and workaround when this bug occurs.

Contact the Development Tool Support Center for details.

This bug has been corrected only in the combination of the IE-V850E-MC-A with control code G or later and IE-703107-MC-EM1 with control code D or later.

SUD-DT-04-0192 (9/15)

#### No.13 Restriction on A/D converter

#### [Description]

This restriction occurs when the timer 1 trigger mode or external trigger mode of the A/D converter is used (this bug does not occur when the A/D trigger mode or timer 4 trigger mode is used).

Originally, only INTM000 can be the trigger to start the A/D converter in the timer 1 trigger mode, and ADTRG pin input in the external trigger mode, therefore the interrupt sources listed below should be ignored. However, if one of the interrupt sources listed below occurs immediately before the end of A/D conversion (<1> in the figure below; 2 internal system clocks), it is mistakenly judged as the A/D conversion start trigger. As a result, A/D conversion is started again after the A/D conversion end interrupt (INTAD) is issued. The first A/D conversion ends correctly and the result is stored in the ADCRn register (this value can be read during the second conversion).

The restarted A/D converter performs the conversion operation correctly, issues the A/D conversion end interrupt (INTAD) and stops. The result is overwritten to the ADCRn register.

| Timer match interrupt                  | INTM001 |
|----------------------------------------|---------|
|                                        | INTM010 |
|                                        | INTM011 |
| External pin interrupt <sup>Note</sup> | INTP001 |
|                                        | INTP010 |
|                                        | INTP011 |

[Interrupt source that can trigger A/D conversion]

**Note** The external interrupt signal that functions alternately as the external capture trigger input of timer C (channels 0 and 1) can also be a trigger for re-conversion. In the case of an external interrupt input, this bug occurs when a valid edge is input before the timing of (A) in the figure below by the noise eliminator (analog delay (60 to 220 ns)).



[Example of timing at which this bug occurs]

fxx: Internal system clock

[Condition under which this bug does not occur]

This bug does not occur when the A/D trigger mode or timer 4 trigger mode is used.

The Condition under which this bug does not occur in the timer 1 trigger mode or external trigger mode is shown below.

 The compare match interrupt (INTM001/010/011) of timer C (channels 0 and 1) does not occur during A/D conversion, and the external interrupt signal (INTP001/010/011) is not input during A/D conversion.

# [Workaround]

Since the conversion result is correct even when this bug occurs, the affect of this bug is small when obtaining the latest conversion value. If the re-conversion causes any problems, start A/D conversion in the A/D trigger mode by setting the ADCE bit of the ADM0 register to 1 in the interrupt service routine of the timer match interrupt.

# No.14 Bug in \_HLDAK signal output

## [Description]

The \_HLDAK signal output from the emulator in response to the \_HLDRQ signal from the target system may be illegal (there are two cases).

This bug occurs only when output of the \_HLDAK signal and refresh conflict.



#### [Workaround]

There is no workaround.

This restriction has been corrected in the IE-703107-MC-EM1 with control code E or later.

The function of JP4 that is provided in control code E (V1.33) is described below.

- Description of JP4 function
  - 2-3 shorted: Setting to prevent \_HLDAK illegal output
  - 1-2 shorted: Setting functions other than above (factory setting)
- (1) Set 2-3 shorted only for the following system.
  - A system in which DRAM or SDRAM is connected to the external bus and the bus hold function is used.
- (2) Set 1-2 shorted for systems other than above.
  - A system in which DRAM or SDRAM is connected to the external bus and the bus hold function is not used.
  - A system in which a device other than DRAM or SDRAM is connected to the external bus.
  - A system which is used by the port function.
- ♦ JP4 position



#### 5. Cautions

#### No.1 Caution regarding continuous UART transfer

#### [Description]

The UART in this product has a two-stage buffer configuration consisting of a transmit buffer (TXBn) and a transmit shift register, each of which includes a status flag that indicates the status of the buffer (the TXBFn and TXSFn bits of the ASIFn register). If these two bits are read simultaneously, although "10" changes to "01", depending on the timing, "11" or "00" may be inadvertently read out because the timing at which "10" changes to "01" is in the period in which data is transferred from the transmit buffer to the transmit shift register. As a result, illegal operation may occur in a program that reads data from the TXBFn and TXSFn bits simultaneously.

#### [Workaround]

When performing continuous transmission, be sure to read only the ASIFn register's TXBFn bit.

#### No.2 Caution regarding SDRAM controller

[Description]

A refresh cycle may be executed for the SDRAM immediately after the RFNn bit of the SDRAM refresh control register (RFSn) is set (1: refresh operation enabled). However, operations during or immediately after the refresh cycle generated at that time are not affected and that subsequent refresh cycles are executed normally at the set interval. (n = 1, 3, 4, 6)

#### [Workaround]

Operations during or immediately after the refresh cycle generated by the RFSn register's setting are not affected, and subsequent refresh cycles are executed normally at the set interval. However, in applications in which this bug causes problems, take workarounds by setting the RFSn register using the following procedure.

- Set the BTn1 and BTn0 bits of the BCTn register to 01 (page ROM connected) while the MEn bit is set (1). (n = 0 to 7)
- (2) Set the RENn bit of the RFSn register (1) to enable refresh. (n = 1, 3, 4, 6)
- (3) Set the BTn1 and BTn0 bits of the BCTn register to 11 (SDRAM connected) while the MEn bit is set (1). (n = 0 to 7)
- (4) Set the SCRn register to initialize the SDRAM. (n = 1, 3, 4, 6)

# 6. IE-V850E-MC-A Dependent Restrictions

The table below lists the restrictions that apply to the IE-V850E-MC-A. The table shows whether these restrictions are applicable when used for the V850E/MA1. See the document **IE-V850E-MC**, **IE-V850E-**

| No                                         |                                                            | Destrictions                                                     | IE           | IE-V850E-MC-A Control Code |              |              |              |              |  |  |
|--------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------|--------------|----------------------------|--------------|--------------|--------------|--------------|--|--|
|                                            | NO.                                                        | Restrictions                                                     | В            | С                          | D            | Е            | F            | G            |  |  |
|                                            | a-1 Interrupt aborts LD instruction immediately before JMP |                                                                  |              | ×                          |              |              | $\checkmark$ |              |  |  |
|                                            | - 0                                                        | Restrictions on IRAM read access after start of interrupt        |              |                            | .1           | .1           | 1            | 1            |  |  |
|                                            | a-z                                                        | servicing                                                        | ×            | ^ ^ ^                      |              | N            | N            | N            |  |  |
|                                            | a-3                                                        | Fetching is abnormal immediately after writing to SCRn register  | ×            | ×                          |              |              |              |              |  |  |
|                                            | a-4                                                        | Single, line, or single-step transfer of 2-cycle DMA             | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |  |  |
|                                            |                                                            | Port C is not set in control mode immediately after starting in  |              |                            | . /          | ./           | ./           |              |  |  |
|                                            | a-o                                                        | ROMIess mode.                                                    | X            | X                          | N            | N            | N            | N            |  |  |
|                                            | a-6                                                        | Restrictions on ports DH and DL                                  | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
|                                            | 2.7                                                        | HLDAK output illegal due to conflict of self-refresh cycle and   | ~            | ~                          | 2            | N            | al           |              |  |  |
|                                            | a-1                                                        | HOLDRQ in STOP mode                                              | ^            | ^                          | v            | v            | v            | v            |  |  |
|                                            | 2-8                                                        | Fetch/data access fails if hardware STOP is executed after       | ×            | ×                          | N            | N            | N            | N            |  |  |
|                                            | a-0                                                        | CBR refresh of DRAM/SDRAM                                        | ^            | ^                          | v            | v            | v            | N            |  |  |
| suo                                        | a-9                                                        | Restrictions on data cache                                       |              |                            | Not re       | levant       |              | r            |  |  |
| ncti                                       | a-10                                                       | PFCCM register cannot be read.                                   | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| J fu                                       | 2-11                                                       | VSB bus and memory controller (NB85E500/501/502) cannot          |              |                            | Not re       | lovant       |              |              |  |  |
| CPL                                        | a-11                                                       | be used together.                                                |              |                            |              |              |              |              |  |  |
| uo                                         | a-12                                                       | Restrictions on VSB bus signal                                   | Not relevant |                            |              |              |              |              |  |  |
| ent                                        | a-13                                                       | Restrictions on NPB bus signal                                   | Not relevant |                            |              |              | 1            |              |  |  |
| end                                        | a-14                                                       | Restrictions on memory controller (NB85E500) signal              | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| dep                                        | a-15                                                       | Restrictions on instruction cache                                | Not relevant |                            |              |              |              |              |  |  |
| us d                                       | a-16                                                       | Restriction on SDRAM access during bus hold                      | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| ctio                                       | a-17                                                       | Restriction on self-refresh cycle by SELFREF pin                 | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| stri                                       | a-18                                                       | Restriction on flyby DMA transfer to EDO DRAM                    | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| R                                          | a-19                                                       | Restriction on EDO DRAM with idle state inserted                 | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
|                                            | a-20                                                       | Restriction on flyby DMA transfer                                | ×            | ×                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
|                                            | 2.21                                                       | Restriction on pin status in single-step mode 1 and ROMless      | ~            | ~                          | 2            | N            | al           |              |  |  |
|                                            | a-2 I                                                      | modes 0 and 1                                                    | ^            | ^                          | v            | v            | v            | N            |  |  |
|                                            | 2.22                                                       | When executing a CALLT/SWITCH instruction, LD/SLD                | ~            | ~                          | ~            | N            | N            | 2            |  |  |
|                                            | d-22                                                       | instruction writeback is incorrect.                              | ~            | ~                          | ^            | v            | v            | v            |  |  |
|                                            | 2-23                                                       | External bus cannot be used when emulator is used for            |              |                            | Not re       | lovant       |              |              |  |  |
|                                            | V850E/IA1.                                                 |                                                                  |              | · · · · · ·                |              | levant       |              | r            |  |  |
|                                            | a-24                                                       | Restriction on output of the _DMAAK signal                       | ×            | ×                          | ×            |              |              |              |  |  |
|                                            | a-25                                                       | Restriction on starting DMA by built-in peripheral I/O interrupt |              | ×                          | ×            |              | $\checkmark$ |              |  |  |
| a-26 Restriction on EDO DRAM bus collision |                                                            | Restriction on EDO DRAM bus collision                            | ×            | ×                          | ×            | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
|                                            | a-27                                                       | Restriction on the 2-way associative function of the instruction |              |                            | Not re       | levant       |              |              |  |  |
|                                            |                                                            | cache                                                            |              |                            |              |              |              |              |  |  |

 $\times$ : Restriction is applicable  $\sqrt{}$ : Restriction has been corrected

| No        |                                                               | Destrictions                                                                             | IE-V850E-MC-A Control C |           |        | ol Code      | •            |              |  |  |
|-----------|---------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------|-----------|--------|--------------|--------------|--------------|--|--|
|           | INU.                                                          | Resultions                                                                               | B C D E                 |           | Е      | F            | G            |              |  |  |
|           | a-28                                                          | Forced stop of external DMA transfer in DMA line transfer mode                           |                         |           |        |              |              |              |  |  |
|           | a-29                                                          | Restriction on reading the DCHC register when DMA 2-cycle transfer is complete           | ×                       | ×         | ×      |              | $\checkmark$ | $\checkmark$ |  |  |
|           | a-30                                                          | Restriction on conflict between SDRAM initialization and SELFREF input                   | ×                       | ×         | ×      | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
|           | a-31                                                          | Restriction on halfword writing to BSC, BCC, DWC0, and DWC1 registers                    | ×                       | ×         | ×      | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
|           | a-32                                                          | Restriction on SDRAM write operation                                                     | ×                       | ×         | ×      | $\checkmark$ |              | $\checkmark$ |  |  |
|           | a-33                                                          | Restriction on DRAM fetch immediately after block DMA transfer from DRAM to internal RAM | ×                       | ×         |        | $\checkmark$ | $\checkmark$ |              |  |  |
| suc       | a-34                                                          | Restriction on instruction cache (2)                                                     | Not relevant            |           |        |              |              |              |  |  |
| lotio     | a-35                                                          | Restriction on SLD instruction                                                           | ×                       | ×         | ×      | ×            |              | $\checkmark$ |  |  |
| ) fur     | a-36                                                          | I/O that cannot be used when using a VSB bus                                             |                         |           | Not re | levant       |              |              |  |  |
| ЪС        | a-37                                                          | I-37 Restriction on instruction cache (3) No                                             |                         |           |        | Not relevant |              |              |  |  |
| on (      | a-38                                                          | Restriction on DMAAK signal during DMA line transfer                                     |                         |           | Not re | levant       |              |              |  |  |
| ndent     | a-39                                                          | Restriction caused by interrupt input during execution of bit manipulation instruction   | ×                       | ×         | ×      | ×            | $\checkmark$ |              |  |  |
| s depe    | a-40                                                          | Restriction on hardware stop during bit manipulation instruction execution               |                         |           | Not re | levant       |              |              |  |  |
| striction | a-41                                                          | Restriction related to interruption of DMA transfer by external cause                    | ×                       | ×         | ×      | ×            | $\checkmark$ | $\checkmark$ |  |  |
| Re        | a-42                                                          | Restriction on SDCKE signal during bus hold                                              | ×                       | ×         | ×      | ×            | ×            | $\checkmark$ |  |  |
|           | a-43                                                          | Caution regarding SDRAM controller                                                       |                         | Per       | manen  | t restric    | tion         |              |  |  |
|           | a-44                                                          | Restriction on mul/mulu instruction                                                      |                         | Per       | manen  | t restric    | tion         |              |  |  |
|           | a-45                                                          | Restriction on page ROM access                                                           | Permanent restriction   |           |        | tion         |              |              |  |  |
|           | a-46 Bug related to DMA transfer forcible termination Permane |                                                                                          | manen                   | t restric | tion   |              |              |              |  |  |
|           | a-47                                                          | Bug that DMA transfer is forcibly suspended by NMI                                       |                         | Per       | manen  | t restric    | tion         |              |  |  |
|           | a-48                                                          | Bug in program execution and DMA transfer in internal RAM                                |                         | Per       | manen  | t restric    | tion         |              |  |  |
|           | a-49                                                          | Bug related to DMA transfer whose transfer count is set to two (1)                       |                         | Per       | manen  | t restric    | tion         |              |  |  |
|           | a-50                                                          | Bug related to DMA transfer whose transfer count is set to two (2)                       |                         | Per       | manen  | t restric    | tion         |              |  |  |
|           | a-51                                                          | Bug that TCn bit of DMA is not cleared automatically                                     |                         | Per       | manen  | t restric    | tion         |              |  |  |

 $\times: \mbox{Restriction}$  is applicable  $\ \ \ensuremath{\sqrt{:}}$  Restriction has been corrected

| No        |      | Destrictions                                                                                     | IE-V850E-MC-A Control Co |                                     |              |              |              | •            |
|-----------|------|--------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------|--------------|--------------|--------------|--------------|
|           | NO.  | Restrictions                                                                                     | в с                      |                                     | D            | Е            | F            | G            |
|           | b-1  | Restriction on operating frequency                                                               | ×                        | ×                                   | ×            |              |              | $\checkmark$ |
|           | b-2  | Restriction on break timing when guarded area is fetched                                         |                          | Per                                 | manen        | t restric    | tion         |              |
|           | b-3  | Restriction on trace in case of mis-alignment (during read access only)                          | ×                        | ×                                   |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |
|           | b-4  | Restrictions on trace data on execution of HALT or STOP instruction                              | ×                        | ×                                   |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| suc       | b-5  | Bit manipulation instruction (set1, clr1, not1, tst1) access data is illegally traced by tracer. | ×                        | ×                                   |              |              | $\checkmark$ | $\checkmark$ |
| g functio | b-6  | Events including data conditions by access of bit manipulation instruction cannot be detected.   | ×                        | ×                                   |              |              | $\checkmark$ | $\checkmark$ |
| ònqa      | b-7  | Restriction on HOLD status                                                                       | ×                        | ×                                   | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| s on de   | b-8  | ROM contents are rewritten if emulation ROM area is accessed for write.                          | Permanent restriction    |                                     |              |              |              |              |
| tion      | b-9  | Restriction on SFR illegal break                                                                 | Not relevant             |                                     |              |              |              |              |
| stric     | b-10 | Restrictions on programmable I/O space                                                           |                          | Per                                 | manen        | t restric    | tion         |              |
| Rea       | b-11 | Break does not occur even if breakpoint is set.                                                  |                          | Avc                                 | ided by      | / debug      | lger         |              |
|           | b-12 | Restriction related to access address during DMA trace                                           | Permanent restriction    |                                     |              |              |              |              |
|           | b-13 | Restriction on DBPC and DBPSW access during a break                                              | Permanent restriction    |                                     |              |              |              |              |
|           | b-14 | Restriction on DBTRAP instructions                                                               | Permanent restriction    |                                     |              |              |              |              |
|           | b-15 | Restriction on illegal guard break when IRAM size is 28KB $\times$ $\times$ $\times$ $\times$    |                          | ×                                   | $\checkmark$ | $\checkmark$ |              |              |
|           | b-16 | Restriction on illegal trace when big endian is used                                             | ×                        | ×                                   | ×            | ×            |              | $\checkmark$ |
|           | b-17 | Restriction on access data traced by DMA                                                         |                          | Per                                 | manen        | t restric    | tion         |              |
|           | b-18 | Restriction on SFR read access during break                                                      | Avo                      | Avoided by debugger and device file |              |              |              | e file       |

×: Restriction is applicable  $\sqrt{\cdot}$ : Restriction has been corrected

# 7. Revision History

| Document Number    | Issued on         | Description                      |
|--------------------|-------------------|----------------------------------|
| SUD-T-4576-2-E     | December 21, 1999 | Control code A                   |
| SUD-T-4576-3-E     | April 19, 2000    | Addition of bugs No.7 to No.9    |
| SUD-T-4576-4-E     | August 24, 2001   | Addition of bugs No.10 and No.11 |
| SUD-DT-02-0088-1-E | December 27, 2002 | Addition of bugs No.12 and No.13 |
| SUD-DT-04-0192     | April 13, 2004    | Addition of bug No.14            |